Notice: We are migrating to a new server. The repository is in Read-Only mode. No new submissions can be accepted at this time.

  • UMIR Communities
    • UM Main
    • UM Bansalan
    • UM Digos
    • UM Guianga
    • UM Ilang-Tibungco
    • UM Panabo
    • UM Peñaplata
    • UM Tagum
  • Library Catalog
    • UM Main OPAC
    • UM Bansalan OPAC
    • UM Digos OPAC
    • UM Guianga OPAC
    • UM Ilang-Tibungco OPAC
    • UM Panabo OPAC
    • UM Peñapalata OPAC
    • UM Tagum OPAC
  • Login
 
View Item 
  •   UMIR Home
  • Laboratory Community
  • Team B
  • Activity 1. Journal
  • View Item
  •   UMIR Home
  • Laboratory Community
  • Team B
  • Activity 1. Journal
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Citation Tool

     
N/A

The error analysis of bit weight self-calibration methods for high-resolution SAR ADCs

Thumbnail
View/Open
Main article
Date
2024-11
Author
Chen, Yanhang
Huang, Siji
Huang, Qifeng
Fan, Yifei
Yuan, Jie
Keywords
Bit weight calibration
Calibration error
Error model
High-resolution successive approximation register (SAR) analog-to-digital converter (ADC)
Statistical error analysis
Citation Tool
Metadata
Show full item record
Abstract
High-resolution successive approximation register (SAR) analog-to-digital converters (ADCs) commonly need to calibrate their bit weights. Due to the nonidealities of the calibration circuits, the calibrated bit weights carry errors. This error could propagate during the calibration procedure. Due to the high precision requirement of these ADCs, such residue error commonly becomes the signal-to-noise-and-distortion ratio (SNDR) bottleneck of the overall ADC. This article presents an analysis of the residue error from bit weight self-calibration methods of high-resolution SAR ADCs. The major sources contributing to this error and the error reduction methods are quantitively analyzed. A statistical analysis of the noise-induced random error is developed. Our statistical model finds that the noise-induced random error follows the chi-square distribution. In practice, this random error is commonly reduced by repetitively measuring and averaging the calibrated bit weights. Our statistical model quantifies this bit weight error and leads to a clearer understanding of the error mechanism and design trade-offs. Following our chi-square model, the SNDR degradation due to the circuit noise during the calibration can be easily estimated without going through the time-consuming traditional transistor-level design and simulation process. The required repetition time can also be calculated. The bit-weight error models derived in this article are verified with measurement on a 16-bit SAR ADC design in a 180-nm CMOS process. Results from our model match both simulations and measurements well.
URI
https://repository.umindanao.edu.ph/handle/123456789/2266
Collections
  • Activity 1. Journal [9]
Publisher
IEEE

 

 

Browse

All of UMIRCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister