Notice: We are migrating to a new server. The repository is in Read-Only mode. No new submissions can be accepted at this time.

  • UMIR Communities
    • UM Main
    • UM Bansalan
    • UM Digos
    • UM Guianga
    • UM Ilang-Tibungco
    • UM Panabo
    • UM Peñaplata
    • UM Tagum
  • Library Catalog
    • UM Main OPAC
    • UM Bansalan OPAC
    • UM Digos OPAC
    • UM Guianga OPAC
    • UM Ilang-Tibungco OPAC
    • UM Panabo OPAC
    • UM Peñapalata OPAC
    • UM Tagum OPAC
  • Login
 
View Item 
  •   UMIR Home
  • Laboratory Community
  • Team B
  • Activity 1. Journal
  • View Item
  •   UMIR Home
  • Laboratory Community
  • Team B
  • Activity 1. Journal
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Citation Tool

     
N/A

Power-efficient analog hardware architecture of the learning vector quantization algorithm for brain tumor classification

Thumbnail
View/Open
Main article
Date
2024-11
Author
Alimisis, Vassilis
Serlis, Emmanouil Anastasios
Papathanasiou, Andreas
Eleftheriou, Nikolaos P.
Sotiriadis, Paul P.
Keywords
Brain tumor dataset
Current comparator (CC)
Distance circulation circuit (DCC)
Learning vector quantization (LVQ) algorithm
Low-power architectures
Citation Tool
Metadata
Show full item record
Abstract
This study introduces a design methodology pertaining to analog hardware architecture for the implementation of the learning vector quantization (LVQ) algorithm. It consists of three main approaches that are separated based on the distance calculation circuit (DCC) and, more specifically; Euclidean distance, Sigmoid function, and Squarer circuits. The main building blocks of each approach are the DCC and the current comparator (CC). The operational principles of the architecture are extensively elucidated and put into practice through a power-efficient configuration (operating less than 650 nW) within a low-voltage setup (0.6 V). Each specific implementation is tested on a brain tumor classification task achieving more than 96.00% classification accuracy. The designs are realized using a 90-nm CMOS process and developed utilizing the Cadence IC Suite for both schematic and physical design. Through a comparative analysis of postlayout simulation outcomes with an equivalent software-based classifier and related works, the accuracy of the applied modeling and design methodologies is validated.
URI
https://repository.umindanao.edu.ph/handle/123456789/2250
Collections
  • Activity 1. Journal [9]
Publisher
IEEE

 

 

Browse

All of UMIRCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister